DRA785BSGABFQ1 Infotainment Applications Processor
1 Device Overview
1.1 Features
• Architecture designed for infotainment applications
• Up to 2 C66x floating-point VLIW DSP
– Fully object-code compatible with C67x and C64x+
– Up to thirty-two 16 × 16-bit fixed-point multiplies per cycle
• Up to 512kB of on-chip L3 RAM
• Level 3 (L3) and Level 4 (L4) interconnects
• Memory Interface (EMIF) module
– Supports DDR3/DDR3L up to DDR-1066
– Supports DDR2 up to DDR-800
– Up to 2GB supported
• Dual Arm® Cortex® -M4 (IPU)
• Vision accelerationPac
– Embedded Vision Engine (EVE)
• Display subsystem
– Display controller with DMA engine
– CVIDEO / SD-DAC TV analog composite output
• On-chip temperature sensor that is capable of generating temperature alerts
• General-Purpose Memory Controller (GPMC)
• Enhanced Direct Memory Access (EDMA) controller
• 3-port (2 external) Gigabit Ethernet (GMAC) switch
• Controller Area Network (DCAN) module
– CAN 2.0B protocol
• Modular Controller Area Network (MCAN) module
– CAN 2.0B protocol
• Eight 32-bit general-purpose timers
• Three configurable UART modules
• Four Multichannel Serial Peripheral Interfaces (McSPI)
• Quad SPI interface
• Two Inter-Integrated Circuit ( I 2C™) ports
• Three Multichannel Audio Serial Port (McASP) modules
• Secure Digital Input Output Interface (SDIO)
• Up to 126 General-Purpose I/O (GPIO) pins
• Power, reset, and clock management
• On-chip debug with CTools technology
• Automotive AEC-Q100 qualified
• 15 × 15 mm, 0.65-mm pitch, 367-pin PBGA (ABF)
• Five instances of Real-Time Interrupt (RTI) modules that can be used as watch dog timers
• 8-channel 10-bit ADC
• PWMSS • Video and image processing support
– Full-HD video (1920 × 1080p, 60 fps)
– Video input and video output
– GPIOs when not used for video
• Video Input Port (VIP) module
– Support for up to 4 multiplexed input ports
1.2 Applications
• Digital and analog radio
• Hybrid radio
• DSP audio amplifier
• Vehicle connectivity coprocessor
1.3 Description
The DRA78x processor is offered in a 367-ball, 15×15-mm, 0.65-mm ball pitch (0.8 mm spacing rules can be used on signals) with Via Channel™ Array (VCA) technology, ball grid array (FCBGA) package.
The architecture is designed to deliver high-performance concurrencies for automotive co-processor, hybrid radio and amplifier applications in a cost-effective solution, providing full scalability from the DRA75x ("Jacinto 6 EP" and "Jacinto 6 Ex"), DRA74x "Jacinto 6", DRA72x "Jacinto 6 Eco", and DRA71x "Jacinto 6 Entry" family of infotainment processors.
Additionally, Texas Instruments (TI) provides a complete set of development tools for the Arm, and DSP, including C compilers and a debugging interface for visibility into source code execution
The DRA78x Jacinto 6 RSP (Radio Sound Processor) device family is qualified according to the AECQ100 standard.
The device features a simplified power supply rail mapping which enables lower cost PMIC solutions.
1.4 Functional Block Diagram
Figure 1-1 is functional block diagram of the superset.
- _TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ISOW7821DWER_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ISO6760FDWR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ADS7054IRUGR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ADC12QJ1600ALRSHP_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- AM26C32IDR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ISO6721FQDWVRQ1 _TI(德州仪器)中文资料_英文资料_价格_PDF手册
- LOG114EVM_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- SN6505BEVM_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- TMDSEVM6678LE_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ADC3683EVM_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ISO6742FDWR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ISO6742FDWR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- DRV10975ZRHFR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
- ISO7710FDWR_TI(德州仪器)中文资料_英文资料_价格_PDF手册